Credits: Dr. Yousif (Intel), Kubi@UCB, Asanovic @ MITs

## **Addendum to Handout 12**

Shoukat Ali

shoukat@umr.edu



## **Data Hazards That A Compiler Cannot See**

```
SW 16(R2), R7

...

...

can we do this?

...

LW R8, 20(R4)

...

SW 16(R2), R7
```

- okay to re-order if (16+R2) is not equal to (20+R4)
- otherwise this relative ordering <u>must never be</u> changed for correct program execution
  - a potential RAW hazard exists
- how does Tomasulo's algorithm ensure that "relative ordering" of a store-load sequence is not changed?



## **HW Detection of Store-to-Load Hazard**

- <u>before</u> sending a load instruction to its reservation station (called a load buffer), do this:
  - 1. calculate the memory address of the load
  - 2. compare it with the memory address of all store instructions currently in the store buffers (reservation stations for store instructions)
  - 3. if there is an address match, do <u>not</u> send the load instruction to load buffer
- above three steps performed by the address unit
- essentially, a load instruction waits in the instruction queue until all stores issued before have completed

| Instruction state                 | Wait until                                   | Action or bookkeeping                                                                                                                                                                                                                                                |
|-----------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue<br>FP Operation             | Station r empty                              | <pre>if (RegisterStat[rs].Qi≠0)    {RS[r].Qj ← RegisterStat[rs].Qi} else {RS[r].Vj ← Regs[rs]; RS[r].Qj ← 0}; if (RegisterStat[rt].Qi≠0)    {RS[r].Qk ← RegisterStat[rt].Qi else {RS[r].Vk ← Regs[rt]; RS[r].Qk ← 0}; RS[r].Busy ← yes; RegisterStat[rd].Qi=r;</pre> |
| Load or Store                     | Buffer r empty                               | <pre>if (RegisterStat[rs].Qi≠0)     {RS[r].Qj ← RegisterStat[rs].Qi} else {RS[r].Vj ← Regs[rs]; RS[r].Qj ← 0}; RS[r].A ← imm; RS[r].Busy ← yes;</pre>                                                                                                                |
| Load only                         |                                              | RegisterStat[rt].Qi=r;                                                                                                                                                                                                                                               |
| Store only                        |                                              | <pre>if (RegisterStat[rt].Qi≠0)   {RS[r].Qk ← RegisterStat[rs].Qi}   else {RS[r].Vk ← Regs[rt]; RS[r].Qk ← 0};</pre>                                                                                                                                                 |
| Execute<br>FP Operation           | (RS[r].Qj = 0) and $(RS[r].Qk = 0)$          | Compute result: operands are in Vj and Vk                                                                                                                                                                                                                            |
| Load-Store<br>step 1              | RS[r].Qj = 0 & r is head of load-store queue | $RS[r].A \leftarrow RS[r].Vj + RS[r].A;$                                                                                                                                                                                                                             |
| Load step 2                       | Load step 1 complete                         | Read from Mem[RS[r].A]                                                                                                                                                                                                                                               |
| Write result FP Operation or Load |                                              |                                                                                                                                                                                                                                                                      |
| Store                             | Execution complete at r & RS[r].Qk = 0       | <pre>Mem[RS[r].A] ← RS[r].Vk; RS[r].Busy ← no;</pre>                                                                                                                                                                                                                 |

Figure 3.5 Steps in the algorithm and what is required for each step. For the issuing instruction, rd is the destina-